# SN54111, SN74111 DUAL J-K MASTER-SLAVE FLIP-FLOPS WITH DATA LOCKOUT DECEMBER 1983 - REVISED MARCH 1988 - Package Options Include Plastic and Ceramic DIPs and Ceramic Flat Packages - Dependable Texas Instruments Quality and Reliability ### description The SN54111 and SN74111 are d-c coupled, variableskew, J-K flip-flops which utilize TTL circuitry to obtain 25-MHz performance typically. They are termed "variable-skew" because they allow the maximum clock skew in a system to be a direct function of the clock pulse width. The J and K inputs are enabled to accept data only during a short period (30 nanoseconds maximum hold time) starting with, and immediately following the rising edge of the clock pulse. After this, inputs may be changed while the clock is at the high level without affecting the state of the master. At the threshold level of the falling edge of the clock pulse, the data stored in the master will be transferred to the output. The effective allowable clock skew then is minimum propagation delay time minus hold time, plus clock pulse width. This means that the system designer can set the maximum allowable clock skew needed by varying the clock pulse width. Thus system design is made easier and the requirements for sophisticated clock distribution systems are minimized or, in some cases, entirely eliminated. These flip-flops have an additional feature-the synchronous input has reduced sensitivity to data change while the clock is high because the data need be present for only a short period of time and the system's susceptibility to noise is thereby effectively reduced. The SN54111 is characterized for operation over the full military temperature range of $-55^{\circ}\text{C}$ to 125°C; the SN74111 is characterized for operation from 0°C to 70°C. **FUNCTION TABLE** | l | IN | OUTPUTS | | | | | | |-----|-----|---------|---|---|----------------|-------------|--| | PRE | CLR | CLK | J | K | Q | ā | | | L | Н | х | Х | Х | Н | L | | | н | L. | х | Х | × | L | Н | | | L | L | Х | Х | X | H <sup>‡</sup> | Нţ | | | Н | H | J | L | L | a <sub>0</sub> | $\bar{a}_0$ | | | H | н | Ţ | Н | L | Н | Ļ | | | Н | н | T | L | Н | L | н | | | н | н | ℷ | Н | Н | TOGGLE | | | <sup>\*</sup>This configuration is non-stable; that is, it will not persist when preset or clear return to their inactive (high) level. # logic symbol† <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) ## schematics of inputs and outputs # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Input voltage | | 5.5 V | |---------------------------------------|---------|----------------| | Operating free-air temperature range: | SN54111 | -55°C to 125°C | | | SN74111 | | | Storage temperature range | | -65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal. POST OFFICE BOX 655012 • DALLAS, TEXAS 75265 ### recommended operating conditions | | - | | SN54111 | | | SN74111 | | | | | | | |------------------------|----------------------------------|-----------------|---------|-----|------|---------|-----|-------|------|--|--|--| | | | _ | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | | | VIH | High-level input voltage | | 2 | | | 2 | | | V | | | | | VIL | Low-level input voltage | | | | 8.0 | | _ | 0.8 | V | | | | | IОН | High-level output current | | | | -0.8 | | | → 0.8 | mA | | | | | loL | Low-level output current | | 1- | | 16 | | _ | 16 | mA | | | | | t <sub>W</sub> Pulse o | Pulse duration | CLK high or tow | 25 | - | | 25 | | | | | | | | | PRE or CLR low | | 25 | | | 25 | | | ns | | | | | t <sub>su</sub> | Input setup time before CLK f | | 0 | | | 0 | _ | | ns | | | | | th | Input hold time data after CLK 1 | | 30 | | | 30 | | | ns | | | | | TA | Operating free-air temperature | | - 55 | | 125 | 0 | | 70 | °C | | | | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS † | | | SN54111 | | | SN74111 | | | UNIT | | |----------------|---------------|---------------------------------------|-------------|--------------------------|----------------------------|------|-------|---------|-------------|------|--------------|------| | PARA | AWEICK | | IESI CON | DITIONS . | | MIN | TYP ‡ | MAX | MIN | TYP‡ | MAX | UNII | | VIK | | VCC = MIN, II | = – 12 mA . | <del>-</del> | | | | - 1.5 | | | <b>– 1.5</b> | V | | ∨он | | | | | I <sub>OH</sub> = - 0.8 mA | 2,4 | 3.4 | | 2.4 | 3.4 | | ٧ | | VOL | | VCC = MIN, VI | | V <sub>IL</sub> = 0.8 V, | IOL = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | l <sub>1</sub> | | V <sub>CC</sub> = MAX, V <sub>I</sub> | = 5.5 V | | | | | _1 | | _ | 1 | mA | | <del></del> | JorK | | | | | | | 40 | | | 40 | | | ΉΗ | CLR or<br>PRE | VCC = MAX, VI | = 2.4 V | | | | - | 80 | | | 80 | μА | | ' | CLK | | | | | | | 120 | | | 120 | | | | J or K | | | | | | | - 1.6 | | | - 1.6 | | | | CLR1 | WAY W | 0.437 | | | | | - 3.2 | | | - 3.2 | • | | ΊL | PRE | V <sub>CC</sub> = MAX, V <sub>I</sub> | = 0,4 V | | | | | - 3.2 | | | - 3.2 | mA | | | CLK | | | · | | | | -4.8 | | | - 4.8 | _ | | los§ | | V <sub>CC</sub> - MAX | | | | - 20 | | - 57 | <b>–</b> 18 | | 57 | mΑ | | CC# | | V <sub>CC</sub> = MAX, See | e Note 2 | | | | 14 | 20.5 | | 14 | 20.5 | mΑ | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: With all outputs open, ICC is measured with the Q and Q outputs high in turn. At the time of measurement, the clock input is at 4.5 V. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see note 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | ТҮР | MAX | UNIT | |----------------------|-----------------|----------------|--------------------------------------------------------|-----|-----|-----|------| | _ f <sub>max</sub> _ | | | | 20 | 25 | | MHz | | τРLН | PRE or CLR | Q or Q | | | 12 | 18 | ns | | <sup>t</sup> PHL | PRESICER | 20/2 | $R_{\parallel} = 400 \Omega$ , $C_{\parallel} = 15 pF$ | | 21 | 30 | ns | | <sup>†</sup> PLH | CLK | Q or ā | | | 12 | 17 | ns | | tpHL_ | OLI. | 2012 | | | 20 | 30 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. $<sup>^{\</sup>ddagger}$ All typical values are at VCC = 5 V, TA = 25 $^{o}$ C. Not more than one output should be shorted at a time. <sup>1</sup> Clear is tested with preset high and preset is tested with clear high. <sup>#</sup> Average per flip-flop. #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1996, Texas Instruments Incorporated #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated